<thead id="hntrp"><optgroup id="hntrp"></optgroup></thead>

    1. <i id="hntrp"><meter id="hntrp"></meter></i>
          <thead id="hntrp"><optgroup id="hntrp"></optgroup></thead>

          嵌入式培訓(xùn)

          嵌入式Linux就業(yè)班馬上開課了 詳情點擊這兒

           
          上海報名熱線:021-51875830
          深圳報名熱線:4008699035
          武漢報名熱線:027-50767718
          廣州報名熱線:020-61137349
          西安報名熱線:029-86699670
          南京報名熱線:025-68662821
          成都報名熱線:4008699035
          北京報名熱線:010-51292078
          曙海集團研發(fā)與生產(chǎn)請參見網(wǎng)址:
          www.shanghai66.cn
          全英文授課課程(Training in English)
            首 頁  手機閱讀模式  課程介紹   培訓(xùn)報名  企業(yè)培訓(xùn)   付款方式   講師介紹   學(xué)員評價  關(guān)于我們   聯(lián)系我們   承接項目 開發(fā)板商城 
          嵌入式協(xié)處理器--FPGA
          FPGA項目實戰(zhàn)系列課程----
          嵌入式OS--3G手機操作系統(tǒng)
          嵌入式協(xié)處理器--DSP
          手機/網(wǎng)絡(luò)/動漫游戲開發(fā)
          嵌入式OS-Linux
          嵌入式CPU--ARM
          嵌入式OS--WinCE
          單片機培訓(xùn)
          嵌入式硬件設(shè)計
          Altium Designer Layout高速硬件設(shè)計
          嵌入式OS--VxWorks
          PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
          PLC編程/變頻器/數(shù)控/人機界面 
          開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
          3G手機軟件測試、硬件測試
          芯片設(shè)計/大規(guī)模集成電路VLSI
          云計算、物聯(lián)網(wǎng)
          開源操作系統(tǒng)Tigy OS開發(fā)
          小型機系統(tǒng)管理
          其他類
          WEB在線客服
          南京WEB在線客服
          武漢WEB在線客服
          西安WEB在線客服
          廣州WEB在線客服
          點擊這里給我發(fā)消息  
          QQ客服一
          點擊這里給我發(fā)消息  
          QQ客服二
          點擊這里給我發(fā)消息
          QQ客服三
          公益培訓(xùn)通知與資料下載
          企業(yè)招聘與人才推薦(免費)

          合作企業(yè)最新人才需求公告

          ◆招人、應(yīng)聘、人才合作,
          請把需求發(fā)到officeoffice@126.com或
          訪問曙海旗下網(wǎng)站---
          電子人才網(wǎng)
          www.morning-sea.com.cn
          合作伙伴與授權(quán)機構(gòu)
          現(xiàn)代化的多媒體教室
          曙海集團招聘啟示
          曙海動態(tài)
          郵件列表
           
           
            Design Sign-Off培訓(xùn)
             班級規(guī)模及環(huán)境
                 為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限5人,多余人員安排到下一期進行。
             上課時間和地點
          上課地點:【上海】:同濟大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道)
          最近開課時間(周末班/連續(xù)班/晚班)
          Design Sign-Off培訓(xùn):2025年7月14日..用心服務(wù)..........
             學(xué)時
               ◆課時: 一個月

                  ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
                  ☆合格學(xué)員免費頒發(fā)相關(guān)資格證書,提升您的職業(yè)資質(zhì)
                  作為最早專注于嵌入式培訓(xùn)的專業(yè)機構(gòu),曙海嵌入式學(xué)院提供的證書得到本行業(yè)的廣泛認
                  可,學(xué)員的能力得到大家的認同

                  ☆合格學(xué)員免費推薦工作
                  ★實驗設(shè)備請點擊這兒查看★
             最新優(yōu)惠
                 ◆團體報名優(yōu)惠措施:請咨詢客服
             質(zhì)量保障

                  1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
                  2、培訓(xùn)結(jié)束后,培訓(xùn)老師留給學(xué)員手機和Email,免費提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
                  3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機會。 ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認可,學(xué)員的能力得到大家的認同,受到用人單位的廣泛贊譽。

            Design Sign-Off培訓(xùn)
          培訓(xùn)方式以講課和實驗穿插進行

          課程描述:

          第一階段 PrimeTime PX: Signoff Power Analysis

          Overview
          In this class, you will extend PrimeTime's signoff static timing analysis capability to accurately analyze peak power, average power, clock network power, and multi-voltage power.

          A job aid will guide you through the setup requirements and command flow to perform an appropriate power analysis type (average vs. peak; instantaneous peak vs. cycle-accurate peak).

          Skills learned include:

          • determining possible analysis methods, based on the available data and the application needs
          • applying a methodology to confirm that the power analysis performed was complete and correct
          • applying debugging technique(s) if necessary
          • generating and interpreting all of the standard PrimeTime PX reports for switching activity peak power, average power, clock network power, and multi-voltage power analyses
          • generating and viewing peak-power waveforms

          To analyze power on multi-voltage designs, you will be using the unified power format (IEEE 1801 UPF) based flow.

          Objectives
          At the end of this workshop the student should be able to:
          • Read the required timing and power data; verify their completeness
          • Perform peak and average power analysis in the GUI and shell interface
          • Perform SDC clock-frequency-based power scaling in VCD/SAIF average power flow
          • Generate VCD and SAIF switching activity files by simulating RTL and gate-level designs
          • Distinguish between event-based and cycle-accurate peak power (CAPP) analysis
          • Dump and view peak power waveforms
          • Perform conditional peak power analysis
          • Determine quality of analyses from switching activity and power reports
          • Estimate pre-layout clock-tree power
          • Annotate clock-network power
          • Determine power savings due to clock gating
          • Specify PVT corner and libraries for multi -voltage power analysis
          • Interpret UPF power intent of a multi voltage design
          • Perform UPF-flow-based multi-voltage power analysis
          • Perform concurrent multi-rail power analysis using UPF

          Course Outline

          • Introduction to Power Analysis
          • Average Power Analysis
          • Peak Power Analysis
          • Clock Network Power Analysis
          • Multivoltage Power Analysi

          第二階段 PrimeTime 1

          Overview
          In this workshop you will learn to perform Static Timing Analysis (STA) using PrimeTime by executing the appropriate high-level summary reports to initiate your analysis, customizing and interpreting detailed timing reports for debugging, and exploring and analyzing the clocks that dictate STA results.

          You will also learn to maximize your productivity by validating inherited scripts for your design, by creating scripts using a Synopsys-recommended methodology, by identifying opportunities to improve run time, and by customizing your environment for ease of running and debugging.

          The workshop includes comprehensive hands-on labs, which provide an opportunity to apply key concepts covered during the lectures.

          Objectives
          At the end of this workshop the student should be able to:
          • Generate summary reports of the design violations organized by clock, by slack, by timing check, or by where they occur: on boundary paths or register-to-register paths.
          • Interpret violation details, both for netlist and for constraints, in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
          • Generate timing reports for specific paths and with specific details
          • Validate, confirm, debug, enhance, and execute a PrimeTime run script
          • Create a PrimeTime run script based on seed scripts from the RMgen (Reference Methodology Generator) utility
          • Identify opportunities to improve run time
          • Create a saved session and subsequently restore the saved session
          • Identify the clocks, where they are defined, and which ones interact, on an unfamiliar design
          • Reduce pessimism using path-based analysis

          Course Outline

          Unit 1
          • Does your Design Meet Timing?
          • Objects, Attributes, Collections
          • Constraints in a Timing Report
          • Timing Arcs in a Timing Report
          • Control which Paths are Reported
          Unit 2
          • Summary Reports
          • Validate & Enhance PrimeTime Session
          • Analysis Types and Back Annotation
          • Getting to Know Your Clocks
          Unit 3
          • Additional Checks and Constraints
          • Path-Based Analysis
          • Conclusion and Intersecting Technolog



          第三階段 PrimeTime 2: Debugging Constraints

          Overview
          This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.

          Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.

          Objectives
          At the end of this workshop the student should be able to:
          • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
          • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
          • Systematically debug scripts to eliminate obvious problems using PrimeTime
          • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
          • Identify key pieces of a timing report for debugging final constraint problems

          Course Outline

          • Finding Problems
          • Tools of the Trade
          • Applying Tools of the Trade to Common Scenarios
          • A Recommended Debugging Flow
          • Debugging Clocks
          • Conclusion

          第四階段 PrimeTime SI: Crosstalk Delay and Noise

          Overview
          In this class, you will learn the basic concepts of crosstalk, their effects on timing and noise, how PrimeTime SI can be used to identify these effects, and how PrimeTime SI can be used to perform hat-if analysis to guide the place and route tools in the fixing of violations. You will apply the PrimeTime SI flow and methodology for chip-level crosstalk analysis. The labs will demonstrate the use of PrimeTime SI to analyze crosstalk failures on an actual design.

          Best practice methodologies will give you the insights to drive the PrimeTime SI tool at its optimum performance and to generate quality results.

          Hands-on labs follow each training module, allowing you to apply the skills learned in lecture.

          Objectives
          At the end of this workshop the student should be able to:
          • Run PTSI for crosstalk delay and noise analysis
          • Use the key reports in the shell and GUI to identify violations due to crosstalk, and to guide timing closure
          • Define clock relationships for improved timing accuracy
          • Apply useful commands to catch and report incomplete inputs to PTSI
          • More finely control PTSI and your fixing tool using the following techniques
            • Manually control delta delay and noise calculations for specific nets
            • Apply path-based analysis
            • Apply what-if analysis, both automatically and manually

          Course Outline

           
          • Run PrimeTime SI: Crosstalk Delay
          • Completing your Inputs for PTSI
          • Run PrimeTime SI: Crosstalk Noise
          • Improving Accuracy
          • ECO Flows

          第五階段 TetraMAX

          Overview
          In this three-day workshop, you will learn how use TetraMAX? to perform the following tasks:

          • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
          • Describe the test protocol and test pattern timing using STIL
          • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
          • Troubleshoot fault coverage problems
          • Save and validate test patterns
          • Troubleshoot simulation failures
          • Diagnose failures on the ATE

          This workshop also includes an overview of the fundamentals of manufacturing test, such as:

          • What is manufacturing test?
          • Why perform manufacturing test?
          • What is a stuck-at fault?
          • What is a scan chain?
          An overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX? will also be presented.
          Objectives
          At the end of this workshop the student should be able to:
          • Incorporate TetraMAX? ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
          • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
          • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
          • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
          • Save test patterns in a proper format for simulation and transfer to an ATE
          • Validate test patterns in simulation using MAX Testbench
          • Describe the difference between the Transition Delay and Path Delay fault models
          • Use timing exceptions with At-Speed testing to mask slow cells
          • Limit switching activity with Power-Aware ATPG
          • Perform Transition Delay testing including Slack-Based Transition Delay
          • Use On-Chip Clocking (OCC) to provide launch and capture clock pulse for At-Speed testing
          • Generate critical paths from PrimeTime for performing Path Delay testing
          • Use TetraMAX? diagnosis features to analyze failures on the ATE

          Course Outline?
          Unit 1

          • Introduction to ATPG Test
          • Building ATPG Models
          • Running DRC
          • Controlling ATPG

          Unit 2
          • Minimizing ATPG Patterns
          • Pattern Validation
          • Introduction to At-Speed Testing
          • At-Speed Constraints
          Unit 3
          • Transition Delay Testing
          • On-Chip Clocking Support
          • Path Delay Testing
          • Diagnosis
          • Conclusion
           
          版權(quán)所有:曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2010
           
          上海總部培訓(xùn)基地

          地址:上海市云屏路1399號26#新城金郡商務(wù)樓310。
          (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
          郵編:201821
          熱線:021-51875830 32300767
          傳真:021-32300767
          業(yè)務(wù)手機:15921673576
          E-mail:officeoffice@126.com
          客服QQ: 849322415
          北京培訓(xùn)基地

          地址:北京市昌平區(qū)沙河南街11號312室
          (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
          熱線:010-51292078 57292751
          傳真:010-51292078
          業(yè)務(wù)手機:15701686205
          E-mail:qianru@51qianru.cn
          客服QQ:1243285887
          深圳培訓(xùn)基地

          地址:深圳市環(huán)觀中路28號82#201室

          熱線:4008699035
          傳真:4008699035
          業(yè)務(wù)手機:13699831341

          郵編:518001
          信箱:qianru2@51qianru.cn
          客服QQ:2472106501
          南京培訓(xùn)基地

          地址:江蘇省南京市棲霞區(qū)和燕路251號金港大廈B座2201室
          (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
          熱線:025-68662821
          傳真:025-68662821
          郵編:210046
          信箱:qianru3@51qianru.cn
          客服QQ:1325341129
           
          成都培訓(xùn)基地

          地址:四川省成都市高新區(qū)中和大道一段99號領(lǐng)館區(qū)1號1-3-2903 郵編:610031
          熱線:4008699035 業(yè)務(wù)手機:13540421960
          客服QQ:1325341129 E-mail:qianru4@51qianru.cn
          武漢培訓(xùn)基地

          地址:湖北省武漢市東湖高新技術(shù)開發(fā)區(qū)高新二路128號(湖北第二師范學(xué)院正大門對面) 佳源大廈一期A4-1-701 郵編:430022
          熱線:4008699035
          客服QQ:849322415
          E-mail:qianru5@51qianru.cn
          廣州培訓(xùn)基地

          地址:廣州市越秀區(qū)環(huán)市東路486號廣糧大廈1202室

          熱線:020-61137349
          傳真:020-61137349

          郵編:510075
          信箱:qianru6@51qianru.cn
          西安培訓(xùn)基地

          地址:西安市南二環(huán)東段31號云峰大廈1503室

          熱線:029-86699670
          業(yè)務(wù)手機:18392016509
          傳真:029-86699670
          郵編:710054
          信箱:qianru7@51qianru.cn

          雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機:15921673576


          備案號:滬ICP備08026168號

          .(2014年4月12)............................................................................................................................................
          免费在线观看色| 久久精品国产99国产精2020丨| 韩国三级香港三级日本三级| 国产精品亚洲综合一区在线观看 | 亚洲人成亚洲精品| 欧美一级在线观看视频| 亚洲国产精品白丝在线观看| 最近免费中文字幕大全高清大全1| 亚洲色中文字幕在线播放| 欧美精品久久久久久久自慰| 亚洲精品国产精品国自产网站| 狠狠色综合网站久久久久久久高清| 国产va免费精品高清在线| 精品国产人成亚洲区| 北条麻妃中文字幕免观在线| 激情视频免费网站| 亚洲精品无码久久久久| 欧美xxxx狂喷水| 亚洲AV无码一区二区三区网站| 最近的中文字幕大全免费版| 五月综合激情网| 无码日韩精品一区二区免费 | 亚洲av无码一区二区二三区| 日本人护士免费xxxx视频| 久久99精品国产麻豆宅宅| 学校触犯×ofthedead | 美女被的在线网站91| 国产60部真实乱| 男人把女人桶爽30分钟应用| 亚洲香蕉免费有线视频| 欧美三级全部电影观看| 九九热视频精品| 成人精品一区二区三区中文字幕 | 日本妇人成熟免费不卡片| 丰满肥臀风间由美系列| 天天综合天天综合| 99re6热视频精品免费观看| 国产欧美日韩亚洲一区二区三区| 91久久精品国产91久久性色tv| 国产精品无码MV在线观看| 青青青青青草原|