<thead id="hntrp"><optgroup id="hntrp"></optgroup></thead>

    1. <i id="hntrp"><meter id="hntrp"></meter></i>
          <thead id="hntrp"><optgroup id="hntrp"></optgroup></thead>

          嵌入式培訓

          嵌入式Linux就業班馬上開課了 詳情點擊這兒

           
          上海報名熱線:021-51875830
          深圳報名熱線:4008699035
          武漢報名熱線:027-50767718
          廣州報名熱線:020-61137349
          西安報名熱線:029-86699670
          南京報名熱線:025-68662821
          成都報名熱線:4008699035
          北京報名熱線:010-51292078
          曙海集團研發與生產請參見網址:
          www.shanghai66.cn
          全英文授課課程(Training in English)
            首 頁  手機閱讀模式  課程介紹   培訓報名  企業培訓   付款方式   講師介紹   學員評價  關于我們   聯系我們   承接項目 開發板商城 
          嵌入式協處理器--FPGA
          FPGA項目實戰系列課程----
          嵌入式OS--3G手機操作系統
          嵌入式協處理器--DSP
          手機/網絡/動漫游戲開發
          嵌入式OS-Linux
          嵌入式CPU--ARM
          嵌入式OS--WinCE
          單片機培訓
          嵌入式硬件設計
          Altium Designer Layout高速硬件設計
          嵌入式OS--VxWorks
          PowerPC嵌入式系統/編譯器優化
          PLC編程/變頻器/數控/人機界面 
          開發語言/數據庫/軟硬件測試
          3G手機軟件測試、硬件測試
          芯片設計/大規模集成電路VLSI
          云計算、物聯網
          開源操作系統Tigy OS開發
          小型機系統管理
          其他類
          WEB在線客服
          南京WEB在線客服
          武漢WEB在線客服
          西安WEB在線客服
          廣州WEB在線客服
          點擊這里給我發消息  
          QQ客服一
          點擊這里給我發消息  
          QQ客服二
          點擊這里給我發消息
          QQ客服三
          公益培訓通知與資料下載
          企業招聘與人才推薦(免費)

          合作企業最新人才需求公告

          ◆招人、應聘、人才合作,
          請把需求發到officeoffice@126.com或
          訪問曙海旗下網站---
          電子人才網
          www.morning-sea.com.cn
          合作伙伴與授權機構
          現代化的多媒體教室
          曙海集團招聘啟示
          曙海動態
          郵件列表
           
           
            Physical Design Implementation培訓課程
             班級規模及環境
                 為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限5人,多余人員安排到下一期進行。
             上課時間和地點
          上課地點:【上!浚和瑵髮W(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道)
          最近開課時間(周末班/連續班/晚班)
          Design Implementation培訓課程:2025年7月14日..用心服務..........
             學時
               ◆課時: 一個月

                  ◆外地學員:代理安排食宿(需提前預定)
                  ☆合格學員免費頒發相關資格證書,提升您的職業資質
                  作為最早專注于嵌入式培訓的專業機構,曙海嵌入式學院提供的證書得到本行業的廣泛認
                  可,學員的能力得到大家的認同
          。
                  ☆合格學員免費推薦工作
                  ★實驗設備請點擊這兒查看★
             最新優惠
                 ◆團體報名優惠措施:請咨詢客服
             質量保障

                  1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
                  2、培訓結束后,培訓老師留給學員手機和Email,免費提供半年的技術支持,充分保證培訓后出效果;
                  3、培訓合格學員可享受免費推薦就業機會。 ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

            Physical Design Implementation培訓課程
          培訓方式以講課和實驗穿插進行

          課程描述:

          第一階段 IC Compiler 1

          Overview
          The workshop is based on Synopsys? Lynx Compatible Reference Methodology (LCRM) flow:

          • The CMM Data Setup unit covers how to load the files and libraries required by IC Compiler, as well as setting up scenarios for multi-corner multi-mode (MCMM) analysis and optimization.
          • The Design Planning unit covers how to create a block-level floorplan, including macro placement and a power network, which results in acceptable routeability and timing throughout the flow.
          • The Placement unit focuses on optimizing the placement and logic for timing, congestion, leakage power, and scan-chain ordering.
          • The lock Tree Synthesis (CTS) unit covers controlling and building clock trees, optimizing clock power dissipation, and performing additional timing optimization.
          • The outing unit covers routing of the clock nets, followed by signal routing and optimization, including redundant via insertion, antenna fixing, and crosstalk reduction.
          • The Design for Manufacturability unit covers steps to improve yield and reliability, including wire spreading/widening, diode insertion, inserting filler cells, redundant via insertion, and signoff metal filling using IC Validator. The unit concludes by covering how to generate design data for final verification and validation, as well as converting the block into a hard macro for top-level integration.

          Every lecture is accompanied by a comprehensive hands-on lab. Labs use the LCRM directory structure and scripts.

          Objectives
          At the end of this workshop you should be able to use IC Compiler to:
          • Use the GUI to analyze the layout during the various design phases
          • Perform and debug data setup to create an initial design cell which is ready for design planning and placement; This includes loading required files and libraries, creating a Milkyway design library, and applying common timing and optimization controls
          • Create scenarios for MCMM timing, leakage power, and CTS optimization
          • Create a non-hierarchical block-level floorplan for always-on single-voltage (non-UPF) designs that will be routable and will achieve timing closure
          • Perform standard cell placement and related optimizations to minimize timing violations, congestion, and leakage power; Insert spare cells
          • Analyze congestion maps and timing reports
          • Apply any required CTS constraints, targets, and controls
          • Perform pre-CTS power optimization to reduce clock tree power
          • Execute the recommend clock tree synthesis and optimization flow
          • Analyze clock tree and timing results post-CTS
          • Perform routing setup to control DRC fixing, delay calculation, redundant via insertion, antenna fixing, and crosstalk reduction
          • Route the clock nets
          • Route the signal nets and perform post-route optimization
          • Analyze and fix physical DRC and LVS violations
          • Perform functional ECOs
          • Perform design for manufacturability steps
          • Generate output files required for final validation/verification

          Course Outline

          Unit 1
          • Introduction
          • MCMM Data Setup
          • Design Planning
          Unit 2
          • Design Planning (Lab continued)
          • Placement
          • Clock Tree Synthesis
          Unit 3
          • Clock Tree Synthesis (Lab continued)
          • Routing
          • Design for Manufacturability
          • Customer Support

          第二階段 IC Compiler 2: Hierarchical Design Planning

          Overview
          The workshop teaches floorplan preparation for large and complex integrated circuits. You will learn to partition a design into hierarchical sub-blocks for implementation in IC Compiler. All the floorplan, constraint, and timing information required for implementation is created.

          We begin with an initialized floorplan (learned in the IC Compiler 1 workshop). Next, standard cell and macro placement, using plan groups, guide the development of a physical hierarchy. Manipulation of the physical hierarchy is discussed in detail.

          We then demonstrate a number of methods for improving the quality of the floorplan including: power network synthesis, in-place optimization, and budgeting. Finally, we create soft macro blocks suitable for place and route processing.

          Hands-on labs for all course units use a hierarchical design allowing exploration of all aspects of virtual flat floorplanning.

          Objectives
          At the end of this workshop the student should be able to:
          • Describe the IC Compiler Design Planning Virtual Flat Placement flow
          • Manipulate the hierarchy and create plan groups using the Hierarchy Browser
          • Perform Power Planning using IC Compiler's Power Network analysis and synthesis capabilities
          • Describe the IC Compiler Design Planning Virtual Flat Placement flow
          • Manipulate the hierarchy and create plan groups using the Hierarchy Browser
          • Perform power planning using IC Compiler's power network analysis and synthesis capabilities
          • Execute virtual flat placement and refine the plan groups
          • Perform in-place optimization
          • Perform plan-group-aware routing (PGAR) pin assignment on all blocks
          • Perform design budgeting and generate block-level SDC files
          • Generate ILM models for chip-level timing analysis and budgeting
          • Define and develop effective time budgeting for place & route in IC Compiler

          Course Outline

           
          • Introduction & Overview
          • Partition Top Level into Plan Groups
          • Create Block Macros and Integrate Top
           
          版權所有:曙海信息網絡科技有限公司 copyright 2000-2010
           
          上海總部培訓基地

          地址:上海市云屏路1399號26#新城金郡商務樓310。
          (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
          郵編:201821
          熱線:021-51875830 32300767
          傳真:021-32300767
          業務手機:15921673576
          E-mail:officeoffice@126.com
          客服QQ: 849322415
          北京培訓基地

          地址:北京市昌平區沙河南街11號312室
          (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看!
          熱線:010-51292078 57292751
          傳真:010-51292078
          業務手機:15701686205
          E-mail:qianru@51qianru.cn
          客服QQ:1243285887
          深圳培訓基地

          地址:深圳市環觀中路28號82#201室

          熱線:4008699035
          傳真:4008699035
          業務手機:13699831341

          郵編:518001
          信箱:qianru2@51qianru.cn
          客服QQ:2472106501
          南京培訓基地

          地址:江蘇省南京市棲霞區和燕路251號金港大廈B座2201室
          (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
          熱線:025-68662821
          傳真:025-68662821
          郵編:210046
          信箱:qianru3@51qianru.cn
          客服QQ:1325341129
           
          成都培訓基地

          地址:四川省成都市高新區中和大道一段99號領館區1號1-3-2903 郵編:610031
          熱線:4008699035 業務手機:13540421960
          客服QQ:1325341129 E-mail:qianru4@51qianru.cn
          武漢培訓基地

          地址:湖北省武漢市東湖高新技術開發區高新二路128號(湖北第二師范學院正大門對面) 佳源大廈一期A4-1-701 郵編:430022
          熱線:4008699035
          客服QQ:849322415
          E-mail:qianru5@51qianru.cn
          廣州培訓基地

          地址:廣州市越秀區環市東路486號廣糧大廈1202室

          熱線:020-61137349
          傳真:020-61137349

          郵編:510075
          信箱:qianru6@51qianru.cn
          西安培訓基地

          地址:西安市南二環東段31號云峰大廈1503室

          熱線:029-86699670
          業務手機:18392016509
          傳真:029-86699670
          郵編:710054
          信箱:qianru7@51qianru.cn

          雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576


          備案號:滬ICP備08026168號

          .(2014年4月12)............................................................................................................................................
          摸BBB揉BBB揉BBB视频| 精品午夜福利1000在线观看| 在线资源天堂www| 中文国产成人精品久久96| 欧美乱大交XXXXX疯狂俱乐部| 四虎影视永久费观看在线| 20岁chinese魅男gay| 天天躁日日躁狠狠躁欧美老妇| 亚洲春黄在线观看| 永久免费毛片在线播放| 国产精品91av| 一级做a爰片久久毛片下载| 欧美一级特黄啪啪片免费看| 动漫精品第一区二区三区| 青娱乐欧美视频| 国产香港特级一级毛片| 中文字幕无码不卡免费视频| 日韩精品在线视频观看| 亚洲网红精品大秀在线观看| 色网站在线免费观看| 夜夜影院未满十八勿进| 久久久久久AV无码免费网站下载| 欧美最猛黑人xxxx黑人猛交| 国产亚洲av片在线观看18女人 | 无码毛片视频一区二区本码| 亚洲综合色一区| 永生动漫免费观看完整版高清西瓜| 国产va免费精品观看精品| 韩国午夜理论在线观看| 国产精品爽爽影院在线| 中文字幕第38页永久乱码| 日本高清免费一本视频无需下载| 免费人成黄页在线观看国产 | 日本插曲的痛的30分钟| 人人爽人人爽人人片av| 精品亚洲麻豆1区2区3区| 国产免费拔擦拔擦8x高清在线人| a级aaaaaaaa毛片| 怡红院av一区二区三区| 久久精品国产精品国产精品污| 欧美三日本三级少妇三级久久|