Physical Design Implementation培訓課程 |
班級規模及環境 |
為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限5人,多余人員安排到下一期進行。 |
上課時間和地點 |
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院
【北京分部】:北京中山學院/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路)
【成都分部】:領館區1號(中和大道)
最近開課時間(周末班/連續班/晚班):Design Implementation培訓課程:2025年5月19日.... |
學時 |
◆課時: 一個月
◆外地學員:代理安排食宿(需提前預定)
☆合格學員免費頒發相關資格證書,提升您的職業資質
作為最早專注于嵌入式培訓的專業機構,曙海嵌入式學院提供的證書得到本行業的廣泛認
可,學員的能力得到大家的認同。
☆合格學員免費推薦工作
★實驗設備請點擊這兒查看★ |
最新優惠 |
◆團體報名優惠措施:請咨詢客服 |
質量保障 |
1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
2、培訓結束后,培訓老師留給學員手機和Email,免費提供半年的技術支持,充分保證培訓后出效果;
3、培訓合格學員可享受免費推薦就業機會。 ☆合格學員免費頒發相關工程師等資格證書,提升您的職業資質。專注高端培訓13年,曙海提供的證書得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。 |
Physical Design Implementation培訓課程
|
培訓方式以講課和實驗穿插進行
課程描述:
第一階段 IC Compiler 1
Overview
The workshop is based on Synopsys? Lynx Compatible Reference Methodology (LCRM) flow:
- The CMM Data Setup unit covers how to load the files and libraries required by IC Compiler, as well as setting up scenarios for multi-corner multi-mode (MCMM) analysis and optimization.
- The Design Planning unit covers how to create a block-level floorplan, including macro placement and a power network, which results in acceptable routeability and timing throughout the flow.
- The Placement unit focuses on optimizing the placement and logic for timing, congestion, leakage power, and scan-chain ordering.
- The lock Tree Synthesis (CTS) unit covers controlling and building clock trees, optimizing clock power dissipation, and performing additional timing optimization.
- The outing unit covers routing of the clock nets, followed by signal routing and optimization, including redundant via insertion, antenna fixing, and crosstalk reduction.
- The Design for Manufacturability unit covers steps to improve yield and reliability, including wire spreading/widening, diode insertion, inserting filler cells, redundant via insertion, and signoff metal filling using IC Validator. The unit concludes by covering how to generate design data for final verification and validation, as well as converting the block into a hard macro for top-level integration.
Every lecture is accompanied by a comprehensive hands-on lab. Labs use the LCRM directory structure and scripts.
- Objectives
- At the end of this workshop you should be able to use IC Compiler to:
- Use the GUI to analyze the layout during the various design phases
- Perform and debug data setup to create an initial design cell which is ready for design planning and placement; This includes loading required files and libraries, creating a Milkyway design library, and applying common timing and optimization controls
- Create scenarios for MCMM timing, leakage power, and CTS optimization
- Create a non-hierarchical block-level floorplan for always-on single-voltage (non-UPF) designs that will be routable and will achieve timing closure
- Perform standard cell placement and related optimizations to minimize timing violations, congestion, and leakage power; Insert spare cells
- Analyze congestion maps and timing reports
- Apply any required CTS constraints, targets, and controls
- Perform pre-CTS power optimization to reduce clock tree power
- Execute the recommend clock tree synthesis and optimization flow
- Analyze clock tree and timing results post-CTS
- Perform routing setup to control DRC fixing, delay calculation, redundant via insertion, antenna fixing, and crosstalk reduction
- Route the clock nets
- Route the signal nets and perform post-route optimization
- Analyze and fix physical DRC and LVS violations
- Perform functional ECOs
- Perform design for manufacturability steps
- Generate output files required for final validation/verification
Course Outline
- Unit 1
- Introduction
- MCMM Data Setup
- Design Planning
- Unit 2
- Design Planning (Lab continued)
- Placement
- Clock Tree Synthesis
- Unit 3
- Clock Tree Synthesis (Lab continued)
- Routing
- Design for Manufacturability
- Customer Support
第二階段 IC Compiler 2: Hierarchical Design Planning
Overview
The workshop teaches floorplan preparation for large and complex integrated circuits. You will learn to partition a design into hierarchical sub-blocks for implementation in IC Compiler. All the floorplan, constraint, and timing information required for implementation is created.
We begin with an initialized floorplan (learned in the IC Compiler 1 workshop). Next, standard cell and macro placement, using plan groups, guide the development of a physical hierarchy. Manipulation of the physical hierarchy is discussed in detail.
We then demonstrate a number of methods for improving the quality of the floorplan including: power network synthesis, in-place optimization, and budgeting. Finally, we create soft macro blocks suitable for place and route processing.
Hands-on labs for all course units use a hierarchical design allowing exploration of all aspects of virtual flat floorplanning.
- Objectives
- At the end of this workshop the student should be able to:
- Describe the IC Compiler Design Planning Virtual Flat Placement flow
- Manipulate the hierarchy and create plan groups using the Hierarchy Browser
- Perform Power Planning using IC Compiler's Power Network analysis and synthesis capabilities
- Describe the IC Compiler Design Planning Virtual Flat Placement flow
- Manipulate the hierarchy and create plan groups using the Hierarchy Browser
- Perform power planning using IC Compiler's power network analysis and synthesis capabilities
- Execute virtual flat placement and refine the plan groups
- Perform in-place optimization
- Perform plan-group-aware routing (PGAR) pin assignment on all blocks
- Perform design budgeting and generate block-level SDC files
- Generate ILM models for chip-level timing analysis and budgeting
- Define and develop effective time budgeting for place & route in IC Compiler
Course Outline
-
- Introduction & Overview
- Partition Top Level into Plan Groups
- Create Block Macros and Integrate Top
|
|
|